# ECE 544: FreeRTOS system using Board Files

Vivado 2017.3 Revision 0.1

By Sai Bodanki (Edited by Roy Kravitz)

#### Disclaimer:

I have tried to be as accurate as possible and have taken into account the mistakes I made when I was building my first embedded system in my course work. I have always felt that learning by mistakes is a good way to learn. So don't worry if you can't get it to work in the first try, make mistakes and learn. If you are not able to get it to work by yourself, always go to the d2l discussion page or the Xilinx discussion forums. If you find any problems please communicate within yourself to solve it as much as possible. This document is mainly based on the previous versions provided by Prof. Roy Kravitz.

### **Revision History:**

07-Feb-2018 SB 0.0 Created this file for ECE 544 Project #2 09-Feb-2018 RK 0.1 Edited instructions based on my experiences

#### **Free RTOS System:**

A FreeRTOS system needs at-least the following Hardware support:

- Microblaze or Zynq, mdm, AXI bus support, clock and reset generator, etc.
- Memory DDR SDRAM + On-Chip BRAM (128Mb + 128KB)
- Interrupt Controller
- Timer

We are going to build our Project #2 system using board files instead of n4fpga.v and n4ddrfpga.xdc. This is a different way to create IP Integrator-based projects in Vivado but is convenient in cases like ECE 544 where the design is based on a 3<sup>rd</sup> party FPGA development board.

#### What are Board files?

After installing Vivado, the default installation directory on your drive will contain a folder called board\_files. If Vivado is installed on the C: drive (recommended) the board\_files folder can be found here: C:\Xilinx\Vivado\2017.3\data\boards.

By default, this folder contains XML files for different FPGA boards supported and sold by Xilinx. These XML files define the different interfaces on the board (interfaces such as Slide Switches, Push Buttons, LEDs, USB-UART, DDR Memory, Ethernet etc.) and assign them to Xilinx IP blocks (ex: the buttons, switches, and LEDs on the Nexys4 DDR are assigned to AXI\_GPIO blocks.

FPGA development boards vendors like Digilent provide Board Files for their development boards to make the task of creating an embedded system with the IP Integrator easier. When you create a new project in Vivado using the board file for your development board you save quite a bit of work:

- No need to add pin constraints for any of the peripherals supported in the Board file. You would need to add constraints for 3<sup>rd</sup> party and your own customized IP (ex: you would have to add a constraints file if you included Nexys4IO in your design).
- IP is customized (ex: DDR SDRAM) to the recommended configuration for the development board by default.
- The correct FPGA component (incl. the speed grade) is selected by default.
- A top-level wrapper file (similar to n4fpga.v) can be generated automatically by Vivado.
- The desired features can be included (or not) into the embedded system.

Creating a Vivado project with a board file means you can focus your effort on applying the embedded system, not creating the embedded system from scratch. If you are working on a custom FPGA-based board (not a development platform) you have to start from scratch, pretty

much the same way we did Project #1 (We did, however, give you a head start on your Project #1 system by providing a functional top level file and constraint file).

#### **Installing the Digilent Board Files**

Download and extract this Zip file: <a href="https://github.com/Digilent/vivado-boards/archive/master.zip">https://github.com/Digilent/vivado-boards/archive/master.zip</a>

This zip file will contain a folder called new/board\_files. Save this in your user documents folder. Copy/Paste the entire board\_files folder to the board\_files folder inside the Vivado Installation directory and merge them both.

Once you have done this you should be able to see an updated list of board files including Nexys4 DDR and other boards supported by Digilent. You may have to restart Vivado to do this.



## **Steps to Build the System**

| Step | Screen             | Action                                                 | Explanation/Comments         |
|------|--------------------|--------------------------------------------------------|------------------------------|
| 1    | Vivado Home        | Create a new Project                                   | You know the Drill           |
| 2    | Part Select        | Select the Boards tab and pick the Nexys4              |                              |
|      |                    | DDR as the target platform. Click <i>Next</i> and      |                              |
|      |                    | Finish                                                 |                              |
| 3    | Create New Block   | Click on Flow Navigator/IP                             | •                            |
|      | Design             | INTEGRATOR/Create Block Design. In the                 |                              |
|      |                    | BLOCK DESIGN PANE containing tabs for                  |                              |
|      |                    | Sources, Design, Signals, and Board Click              |                              |
|      |                    | on <i>Board</i> . You will see a scrolling list of all |                              |
|      |                    | of the peripherals supported by the Nexys4             |                              |
|      |                    | DDR board file.                                        |                              |
| 4    | Click Clock        | Double Click on System Clock and then                  |                              |
|      | folder→systemclock | Click OK to accept the defaults.                       |                              |
|      |                    |                                                        |                              |
|      |                    | Right Click on the clock wizard block in the           |                              |
|      |                    | Schematic pane and select <i>Customize IP</i> .        |                              |
|      |                    |                                                        |                              |
|      |                    | A Clocking Wizard appears. Pick the                    |                              |
|      |                    | configurations based on previous                       |                              |
|      |                    | configurations (project 1). Add a 200MHz               |                              |
|      |                    | (for DDR SDRAM) and a 50MHz clock (for                 |                              |
|      |                    | the PmodOLEDrgb SPI clock to the                       |                              |
|      |                    | 100MHz system clock. Deselect the <i>reset</i>         |                              |
|      |                    | input to the clock wizard.                             |                              |
| 5    |                    | Click <i>OK</i> to accept the remaining default        | NA                           |
|      |                    | parameters.                                            |                              |
| 6    | Add IP             | Add a Microblaze IP with the following                 | You can further customize    |
|      |                    | configuration:                                         | the IP block to add hardware |
|      |                    | <ul> <li>Local Mem -128KB</li> </ul>                   | floating point and perhaps a |
|      |                    | • Cache -32KB                                          | a few hardware breakpoints.  |
|      |                    | <ul> <li>Debug and UART</li> </ul>                     |                              |
|      |                    | Interrupt Controller                                   |                              |
|      |                    |                                                        |                              |
| 7    | BLOCK              | Double Click on External Memory/DDR2                   |                              |
|      | DESIGN/Board       | SDRAM and accept the default                           |                              |

|     |                              | <ul> <li>(mig_ddr_interface) by pressing OK.</li> <li>Run Connection Automation.</li> <li>Customize the MIG block and set the following configuration: <ul> <li>Click on Next until you see</li> <li>A memory type parameter. Select DDR2</li> <li>SDRAM and click Next until you see a Change period window. Set the period to 5000 (200MhZ)</li> <li>Click Next until you see a Validate button. Click Validate (You should see Current Pinout is valid)</li> <li>Click Next and Agree</li> </ul> </li> </ul> |                                                                                                                      |
|-----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| 8   | Run Connection<br>Automation | You should see a window where you can select sys_clk_i of MIG_7_Series  Select your 200MHz clock as the source. Click on <i>OK</i> .                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                      |
| 9   | IP catalog                   | Add an AXI Timer with one Timer Enabled. Connect its interrupt to the Concat block                                                                                                                                                                                                                                                                                                                                                                                                                              | This will be the "tick" for the FreeRTOS system                                                                      |
| 10  | IP Catalog                   | At a FIT Timer. Can generate 4Khz                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Can be changes according                                                                                             |
|     |                              | interrupts. Run Connection Automation                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | to Project need                                                                                                      |
| 11  | BLOCK DESIGN<br>Board tab.   | Add a PmodOLEDrgb and a PmodENC to the Jx ports you want to connect them to.  Use a PmodGPIO for the PmodHB3. Run connection automation.                                                                                                                                                                                                                                                                                                                                                                        | A list of all the available Pmods from Digilent will pop up when you select one of the Pmod connectors on the board. |
| 12  | BLOCK DESIGN<br>Board tab.   | Add LEDs, pushbuttons, DIP switches. Customize the GPIO connected to the pushbuttons and DIP switches to include interrupts. Route the interrupt signal from the GPIO to the Concat block.                                                                                                                                                                                                                                                                                                                      |                                                                                                                      |
| 13  | BLOCK DESIGN                 | Add a UARTLite. Configure the UARTLite                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                      |
| 1.4 | Board tab                    | for 11500-N-8-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                      |
| 14  | IP Catalog                   | Add an AXI_Timebase_WDT. Route the interrupt to the Concat block and route the                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                      |
|     |                              | WDT_Reset signal to aux_reset_in on the Processor Reset block. Configure the                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                      |

|    |              | WDT timeout to 2-3 seconds. Run              |                               |
|----|--------------|----------------------------------------------|-------------------------------|
|    |              | Connection Automation                        |                               |
| 14 | BLOCK DESIGN | Complete the connections in your embedded    | This will vary depending on   |
|    | Schematic    | system by routing any additional interrupts, | how you designed the          |
|    |              | making the port signals external, etc.       | embedded system. Check        |
|    |              |                                              | your schematic to make sure   |
|    |              |                                              | you have correctly            |
|    |              |                                              | connected all of the signals. |

Note: Generating the EN (PWM) signal could affect the connections to the PmodGPIO interface used for the PmodHB3. For example, while the PmodGPIO can be used to generate the DIR (Direction) signal to the PmodHB3 and to return the value of the Hall Sensor, you will have to connect your PWM signal (no matter how you create it) to the PmodHB3, as well. One way we can think of is to co-opt (take over) the GPIO I/O buffer that goes to the EN pin on the PmodHB3 for your PWM signal. This could be done in the embedded system wrapper that is produced by the IP Integrator.

Once you are sure you have added all of the peripheral your application needs and have connected the signals properly check that all of the peripheral devices have gotten assigned to unique addresses and that the DDR2 SDRAM has a valid address range. In the Address Editor you see the Instruction has MIG and BRAM. Anything more than these can be excluded from the segment. (Right click and Select Exclude). Generate Output products (this will take a long time)

- You can now Save your design and go to sources.
- Right Click on your design and select create HDL wrapper. Select *Copy generated wrapper to allow user edits* so that you can make any edits required for your implementation.
- Let Vivado pick the top level module and select *OK*.
- BINGO!! Your system is now ready to build.